Sr. Engineer - Front-End Infrastructure / CAD (FE Design Verification)
JOB TITLE: Sr. Engineer - Front-End Infrastructure / CAD (FE Design Verification)
LOCATION: Austin, TX - HYBRID
DURATION: 6 months
PAY RANGE: $85-$125/hr
COMPANY:
Our client, a multinational electronics company is recruiting for a Senior Engineer - Front-End Infrastructure / CAD (FE Design Verification). If you meet the qualifications listed, please Apply Now!
Position Summary:
The FE Infrastructure/CAD team is seeking a highly skilled and motivated Engineer with extensive experience in Front-End (FE) Design Verification flows, tools, and methodologies.
This role requires deep technical expertise and experience across multiple verification tools and platforms, as well as a track record of solving complex challenges in FE infrastructure. Candidates should possess a specialized skill set that encompasses regression management, coverage analysis, RTL architecture, tool deployment, and extensive interaction with industry-leading EDA vendors.
Key Responsibilities:
•Development & Maintenance of Verification Flows: Design, support, and continuously improve highly complex, scalable, and efficient Verification flows, with a focus on ensuring robustness and efficiency. Collaborate on advanced flow-based regression tools and maintain them by providing consistent support and updates to meet evolving project demands.
•Regression Management & Triage: Lead regression management systems, including flow-based regression support. Proactively manage regression triage, interactive user requirements, and troubleshoot issues to ensure seamless project continuity. Expertise in debugging and resolving issues related to coverage, regression fail triaging, and flow stability.
•Advanced Coverage Analysis: Demonstrate expertise in coverage tools by actively debugging and resolving intricate coverage-related support and merge issues. Support end-to-end coverage analysis workflows, ensuring accurate data insights for coverage closure.
•EDA Tool & Vendor Management: Act as the point of contact for VCS Synopsys issues, providing in-depth debugging, troubleshooting, and solutions to complex problems. Regularly liaise with Synopsys vendors and other EDA partners to coordinate tool support, resolve escalated issues, and stay updated on new developments, maintaining an open line of communication to ensure high-quality support for verification processes.
•RTL Architecture Tool Deployment & Support: Successfully deploy and maintain tools for RTL Architecture, ensuring integration with FE verification flows and addressing any support requirements. Provide expert guidance on RTL architectural workflows and deployment best practices.
•Advanced Tool Knowledge & Support: Provide specialized support for various verification tools, including VCS and IES with xprop modeling, and work with advanced functionalities like fcov_analyzer. Ensure compatibility across platforms and resolve any tool-specific issues in support of FE verification workflows.
•Version Control Expertise: Leverage extensive knowledge of Git.
Requirements Qualifications:
•Proven experience in designing, maintaining, and troubleshooting FE Design Verification flows and CAD infrastructure for large-scale, high-performance projects.
•Expertise in flow-based regression management, with strong analytical skills in debugging regression and coverage issues.
•Familiarity with industry-standard tools including Synopsys VCS, IES, and RTL architecture tools, with hands-on experience in xprop configuration for VCS and IES.
•Advanced knowledge of version control systems, particularly Git, Perforce, and Git-P4 interfaces, with an ability to support and streamline versioning workflows.
•Strong communication skills, with experience working directly with EDA vendors to resolve issues and improve tool performance.
•Ability to work independently and as part of a team, with a proactive approach to problem-solving and a strong attention to detail.
IND 123